| Mode | Name | Size | |
|---|---|---|---|
| -rw-r--r-- | ex10_top.v | 434 | logplain | 
| -rw-r--r-- | ex10_top_nativelink_simulation.rpt | 986 | logplain | 
| d--------- | output_files | 265 | logplain | 
| d--------- | simulation / modelsim | 35 | logplain | 
| -rw-r--r-- | spi2dac.v | 4109 | logplain | 
|  | index : e2-verilab | |
| IC-EE2 Verilog Laboratory | git daemon user | 
| summaryrefslogtreecommitdiff | 
| Mode | Name | Size | |
|---|---|---|---|
| -rw-r--r-- | ex10_top.v | 434 | logplain | 
| -rw-r--r-- | ex10_top_nativelink_simulation.rpt | 986 | logplain | 
| d--------- | output_files | 265 | logplain | 
| d--------- | simulation / modelsim | 35 | logplain | 
| -rw-r--r-- | spi2dac.v | 4109 | logplain |